• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2012, Vol. 34 ›› Issue (3): 35-40.

• 论文 • 上一篇    下一篇

基于Muller_C单元和DICE单元的抗辐照D触发器设计

李鹏,孙永节,陈建军,梁斌   

  1. (国防科学技术大学计算机学院,湖南 长沙 410073)
  • 收稿日期:2010-12-13 修回日期:2011-03-14 出版日期:2012-03-26 发布日期:2012-03-25
  • 基金资助:

    国家自然科学基金资助项目(61076025,61006070);教育部长江学者和创新团队发展计划(高性能微处理器创新团队)(IRT0614)

Design of the Radiation Hardened DFF Based on Muller_C and DICE

LI Peng,SUN Yongjie,CHEN Jianjun,LIANG Bin   

  1. (School of Computer Science,National University of Defense Technology,Changsha 410073,China)
  • Received:2010-12-13 Revised:2011-03-14 Online:2012-03-26 Published:2012-03-25

摘要:

随着工艺尺寸的缩减,单粒子翻转(SEU)和单粒子瞬态(SET)成为了深亚微米集成电路中备受关注的可靠性问题。本文基于Muller_C单元的静态电路和动态电路,设计了两种时域采样锁存器,并与DICE 锁存器相结合,设计出了相应的既抗SEU又抗SET的D触发器(D flipflops,简称DFF)。通过三维TCAD混合模拟产生的SET,对两种D触发器版图后提取寄生参数的电路网表进行故障注入模拟,Hspice模拟的结果证明:两种DFF在有效抑制SEU的同时,还可以有效地抑制SET。与文献[1]中提出的既抗SEU又抗SET的DFF相比,本文中设计的DFF面积较小,500MHz下动态功耗和静态功耗均有所降低,其中一个DFF的建立时间优于文献[1]中的DFF。

关键词: Muller_C单元, DICE单元, 抗辐照加固DFF

Abstract:

Currently, smaller feature sizes and higher frequencies of deep submicron integrated circuits make ICs susceptible to singleevent upset (SEU) and singleevent transient(SET). In this paper, two kinds of timing sampling latches based on the static circuit and dynamic circuits of Muller_C are designed. Meanwhile, combining with the DICE latch, two D flipflops which can tolerate both of SEU and SET are also designed. Based on the 3D TCAD Mixed mode simulation SET is created and injected into the circuit netlist which obtain the RC parasitic parameters from the layout. The Hspice simulation results show that, these two DFFs can tolerate SEU and SET efficiently. Compared with the SEU and SET tolerant DFFs in [1], these two presented DFFs need less area, dynamic power, and static power at the frequency of 500 MHz, and one of the DFFs has a shorter setup time.

Key words: Muller_C;DICE;radiation hardened DFF