• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

计算机工程与科学

• 论文 •    下一篇

零级指令缓存研究综述

张昆,郝子宇,郑方,谢向辉   

  1. (数学工程与先进计算国家重点实验室,江苏 无锡 214125)
  • 收稿日期:2016-09-06 修回日期:2016-11-03 出版日期:2017-03-25 发布日期:2017-03-25
  • 基金资助:

    国家863计划(2015AA01A301);国家自然科学基金(91430214)

A review on the L0 instruction cache

ZHANG Kun,HAO Ziyu,ZHENG Fang,XIE Xianghui
#br#  
  

  1. (State Key Laboratory of Mathematical Engineering and Advanced Computing,Wuxi 214125,China)

     
  • Received:2016-09-06 Revised:2016-11-03 Online:2017-03-25 Published:2017-03-25

摘要:

高效能是处理器设计的重要指标。由于指令部件在处理器芯片中开始占据越来越多的芯片面积,消耗了较多的芯片功耗,研究人员提出了零级指令缓存设计。零级指令缓存容量小、访问耗能低,与流水线紧密耦合、取指命中时可以门控流水线部分逻辑。因此,零级指令缓存可以有效提高流水线指令部件的能效比。综述了现有的零级指令缓存的不同结构、各结构的发展与应用情况;展望了零级指令缓存设计的未来研究思路。

关键词: 高效能, 零级缓存, 指令缓存, 微体系结构设计

Abstract:

Energyefficiency becomes one of the key constraints in the current design of processors. Since the instruction unit accounts for considerable chip area and power consumption, we propose an L0 instruction cache (L0 IC) to alleviate the power cost of the instruction units. The L0 IC has small size so the access power is relatively small. Meanwhile the L0 IC is tightly coupled with the pipeline in order to clockgate part of the pipeline logic when instruction fetches hit in the L0 IC. The recent studies on the L0 IC are reviewed. The development and application of each L0 IC design is presented. Meanwhile, future work on the L0 IC design is discussed.

Key words: high energyefficiency, L0 cache, instruction cache, microarchitecture design