• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

计算机工程与科学 ›› 2025, Vol. 47 ›› Issue (8): 1381-1390.

• 高性能计算 • 上一篇    下一篇

面向芯粒互联的Retimer结构及关键技术研究

孙玉波1,周宏伟2,3,孙星语2,3,何星洋2,3,宋朝阳2,3,陈志强2,3   

  1. (1.长沙理工大学计算机与通信工程学院,湖南 长沙 410114;
    2.国防科技大学计算机学院,湖南 长沙 410073;
    3.先进微处理器芯片与系统重点实验室,湖南 长沙 410073)

  • 收稿日期:2024-11-02 修回日期:2024-12-02 出版日期:2025-08-25 发布日期:2025-08-27
  • 基金资助:
    湖南省教育厅项目(XJCX2023169)

Research on Retimer structure and key technologies for Chiplet interconnection

SUN Yubo1,ZHOU Hongwei2,3,SUN Xingyu2,3,HE Xingyang2,3,SONG Zhaoyang2,3,CHEN Zhiqiang2,3   

  1. (1.School of Computer Science and Technology,Changsha University of Science and Technology,Changsha 410114;
    2.College of Computer Science and Technology,National University of Defense Technology,Changsha 410073;
    3.Key Laboratory of Advanced Microprocessor Chips and Systems,Changsha 410073,China)
  • Received:2024-11-02 Revised:2024-12-02 Online:2025-08-25 Published:2025-08-27

摘要: 通过芯粒互联接口电路连接多个裸芯(die)的方式构建芯片成为后摩尔时代芯片设计的主流方法。芯粒互联接口电路仅用于在单封装内的多裸芯互联,传输距离极短。在大规模计算系统中,需要利用多个计算芯片单元构建更大规模的计算结点,如何实现多个芯片中的裸芯在板级长距离互联,成为十分重要的问题。Intel等在通用芯粒互联(UCIe)规范中定义了一种面向芯粒互联接口的中继器(Retimer),但并未公开其结构细节,国内面向芯粒互联接口的Retimer的研究尚处于空白。结合自主芯粒互联接口标准制定工作,提出了一种面向芯粒互联到芯片互联的Retimer(D2C_Retimer)结构,支持芯粒的芯粒间互联(D2D)接口转换为芯片间互联(C2C)接口,实现裸芯在板级跨芯片互联。通过Retimer的可靠性传输机制、Retimer的信用机制和层次化边带传输链路等关键技术,实现了对自主芯粒互联标准的兼容,而且在信用管理、可靠性传输等方面具有优势。实验表明,实现的Retimer结构能够在不改变现有自主互联标准的情况下,实现芯粒间跨封装长距离互联,对于健全国产芯粒互联互通生态,具有重要的参考意义和工程实现价值。

关键词: 中继器, 芯粒, 互联协议, 高可靠性

Abstract: Connecting multiple dies through Chiplet interconnect interfaces has become the mainstream of chip design in the post-Moore era.The Chiplet interconnection interface circuit is only used for interconnection of multiple Chiplets within a single package,with an extremely short transmission distance.In large-scale computing systems,multiple chips need to build larger-scale computing nodes.How to achieve long-distance interconnection of Chiplets in multiple chips at the board-level has become a very important issue.Intel and others have defined a Retimer  for Chiplet interconnection interfaces in the universal Chiplet interconnect (UCIe) specification,but the architectural details are not disclosed.The research on Retimer for Chiplet interconnection interfaces in China is still blank.Combining with the formulation of the independent Chiplet interconnection interface standard,this paper proposes a Retimer (D2C_Retimer) architecture for Chiplet interconnection to chip interconnection,which supports the conversion of the die-to-die (D2D) interface into a chip-to-chip (C2C) interface,realizing the interconnection of Chiplets across chips at the board level.Through key technologies such as the reliable transmission mechanism of Retimer,the credit mechanism of Retimer,and the hierarchical sideband transmission link,it not only achieves compatibility with the independent Chiplet interconnection standard,but also has advantages in credit management,reliable transmission,etc.Experiments show that the implemented Retimer can realize long-distance interconnection across packages between Chiplets without changing the existing independent interconnection standard,which is of great reference significance and engineering implementation value for improving the domestic Chiplet interconnection ecosystem.

Key words: Retimer, Chiplet, interconnection protocol, high-reliability