• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2006, Vol. 28 ›› Issue (1): 110-111.

• 论文 • 上一篇    下一篇

一种高效结构的多输入浮点加法器在FPGA上的实现

杜勇[1] 陈健[2] 朱亮[1] 韩方景[1]   

  • 出版日期:2006-01-01 发布日期:2010-05-20

  • Online:2006-01-01 Published:2010-05-20

摘要:

传统的多输入浮点加法运算是通过级联二输入浮点加法器来实现的,这种结构不可避免地使运算时延和所需逻辑资源成倍增加,从而越来越难以满足需要进行高速数字信号处理的需求。本文提出了一种适合在FPGA上实现的浮点数据格式和可以在四级流水线内完成的一种高效多输入浮点加法器结构,并给出了在Xilinx公司Virtex系列芯片上的测试
试数据。

关键词: 浮点加法器 多输入 FPGA 高效算法

Abstract:

A multiple-input floating-point adder is usually composed of several double-input floating-point adders, and it is inevitable to increase the logic re sources and processing latency, which makes it harder and harder to meet the requirements of high-speed digital signal processing. This article puts for   ward a new floating-point format suitable for implementation on FPGAs and an efficient structure with which the adder can complete calculating ur clock cycles. Test data is presented at the end of this article.

Key words: floating-point adder, multiple input, FPGA, efficient algorithm