J4 ›› 2006, Vol. 28 ›› Issue (3): 96-97.
• 论文 • 上一篇 下一篇
江先阳 刘新春 张佩珩 孙凝晖 徐志伟
出版日期:
发布日期:
Online:
Published:
摘要:
文章介绍了计算密集型体系解决存储器访问瓶颈的研究趋势。针对计算密集型体系的高数据访存需求,提出并在FPGA上实现了一种集成的DDRSDRAM控制器,其关键部分为固化初始化系列和专有的定制系统总线。仿真结果和分析表明,该控制器解决了计算密集型体系的数据访问瓶颈。
关键词: 计算密集型体系 DDR SDRAM控制器 FPGA 仿真
Abstract:
The paper introduces the research trend for the access bottleneck between the data intensive computing architecture and memory. Aiming at the high needs for the data intensive computing architecture's access to memory, an integrated DDR SDRAM controller is presented and prototyped in FPGA. The key pooints for the DDR SDRAM controller are a fixed initiation procedure and its dedicated custom system bus. Simulation results and analysis demonstrate thecontroller basically conquers the access bottleneck between the data intensive computing architecture and memory.
Key words: data intensive computing architecture;DDR SDRAM controller;FPGA, simulation
江先阳 刘新春 张佩珩 孙凝晖 徐志伟. 计算密集型体系集成DDR SDRAM控制器设计[J]. J4, 2006, 28(3): 96-97.
0 / / 推荐
导出引用管理器 EndNote|Ris|BibTeX
链接本文: http://joces.nudt.edu.cn/CN/
http://joces.nudt.edu.cn/CN/Y2006/V28/I3/96