• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

计算机工程与科学

• 高性能计算 • 上一篇    下一篇

阵列处理器分布式Cache的局部优先访问结构设计

刘有耀,张园,山蕊   

  1. (西安邮电大学电子工程学院,陕西 西安 710121)
  • 收稿日期:2019-06-24 修回日期:2019-10-22 出版日期:2020-04-25 发布日期:2020-04-25
  • 基金资助:

    国家自然科学基金(61874087,61802304,61772417,61834005,61602377,61634004);陕西省国际科技合作计划(2018KW-006);陕西省科技统筹创新工程(2016KTZDGY02-04-02);陕西省重点研发计划(2017GY-060)

An intra-cluster local-priority efficient-access
switch in distributed Cachee

LIU You-yao,ZHANG Yuan,SHAN Rui   

  1. (School of Electronic Engineering,Xi’an University of Posts & Telecommunications,Xi’an 710121,China)
  • Received:2019-06-24 Revised:2019-10-22 Online:2020-04-25 Published:2020-04-25

摘要:

针对可重构阵列处理器访存数据量大、数据并行性要求高且数据全局重用少、局部性明显的特点,提出了一种分布式Cache结构的簇内局部优先高效互连访问结构,该结构实现了簇内4×4个PE对4×4个Cache的并行访问,选用Xilinx公司的ZYNQ系列芯片 XC7Z045 FFG900-2进行 FPGA综合。在无冲突情况下,该互连结构支持簇内16个PE的同时读/写访问,最高频率可达221 MHz,访存峰值带宽为7.6 GB/s。在此结构上实现了灰度共生矩阵提取纹理图像特征算法,数据访存带宽达到478.125 MB/s,运行时间为0.24 ms。
 

关键词: 可重构阵列处理器, 分布式Cache, 并行存储, 纹理提取

Abstract:

Reconfigurable array processor has the characteristics of large amounts of memory data, high data parallelism, less global data reuse and obvious data locality. Aiming at these characteristics, this paper proposes an intra-cluster local-priority efficient-access switch in distributed Cache. The switch can make 4×4 PEs to access 4×4 Caches in parallel. Xilinx’s ZYNQ series chip XC7Z045 FFG900-2 FPGA are used for FPGA synthesis. The switch can support the concurrent read and write operations of 16 intra-cluster PEs in the absence of conflicts, the working frequency can reach 221 MHz, and the memory bandwidth can attain 7.6 GB/s. The image texture extraction algorithm based on Gray-level Co-occurrence Matrix (GLCM) is implemented on this switch. The data memory bandwidth reaches 478.125 MB/s, and the execution time is 0.24ms.
 

Key words: reconfigurable array processor, distributed Cache, parallel memory, texture extraction