• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

计算机工程与科学

• 论文 • 上一篇    下一篇

众核处理器的共享一级指令缓存研究

张昆,刘骁,郑方,谢向辉   

  1. (数学工程与先进计算国家重点实验室,江苏 无锡 214125)
  • 收稿日期:2017-01-11 修回日期:2017-03-25 出版日期:2017-05-25 发布日期:2017-05-25
  • 基金资助:

    国家863计划(2015AA01A301);国家“核高基”重大专项(2013ZX01028001001001)

Shared L1 instruction cache for manycore processors

ZHANG Kun,LIU Xiao,ZHENG Fang,XIE Xiang-hui   

  1. (State Key Laboratory of Mathematical Engineering and Advanced Computing,Wuxi 214125,China) 
  • Received:2017-01-11 Revised:2017-03-25 Online:2017-05-25 Published:2017-05-25

摘要:

众核处理器设计在芯片面积上受到了巨大挑战,如何将有限的芯片面积投入到运算能力中,是众核处理器体系结构研究的热点。聚焦众核处理器的指令缓存结构设计,研究通过在多核核心之间共享一级指令缓存,以获取指令系统及处理器流水线性能的提升。给出了共享指令缓存的结构设计,对该结构进行了节拍级精确的性能模拟,并通过RTL级代码的综合得到了面积开销和时序指标。测试结果表明,共享指令缓存可以降低11%~27%的缓存脱靶率,提升4%~7%的流水线性能。

关键词: 众核处理器, 指令缓存, 结构优化

Abstract:

Manycore processor design faces a great challenge in terms of chip area utilization. How to improve the proportion of the computing units in the limited chip area is a hot topic in the research on manycore architecture. We focus on the design of the instruction cache on the manycore processor. The instruction cache is shared among several processing cores in order to improve the pipeline performance. We propose a design of shared instruction cache and implement cycleaccurate performance simulation on it. The RTL codes of the shared instruction cache are synthesized to get the area cost and timing results. Experimental results demonstrate that the shared instruction cache can decrease 11% to 27% miss rate and improve the pipeline performance by 4% to 7%.

 

Key words: many-core processor, instruction cache, architecture optimization