• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

计算机工程与科学

• 论文 • 上一篇    下一篇

65 nm CMOS可集成ps级窄脉冲驱动器

许超龙,赖明澈,罗章,向阳,庞征斌   

  1. (国防科技大学计算机学院,湖南 长沙 410073)
  • 收稿日期:2017-09-10 修回日期:2017-11-08 出版日期:2018-03-25 发布日期:2018-03-25
  • 基金资助:

    国家863计划(2015AA015302)

A 65 nm CMOS compositiveps level narrow pulse driver

XU Chaolong,LAI Mingche,LUO Zhang,XIANG Yang,PANG Zhengbin   

  1. (College of Computer,National University of Defense Technology,Changsha 410073,China)
  • Received:2017-09-10 Revised:2017-11-08 Online:2018-03-25 Published:2018-03-25

摘要:

光电集成工艺和高速光脉冲队列技术的发展使得新型光互连技术——光SerDes收发器得以提出。相比现有光互连技术,光SerDes技术具有更高速率、更低功耗和更高集成度的优点。但其对于驱动光开关产生长周期窄脉冲光信号的驱动电路的性能、工艺及集成度有了更高要求。提出了一种应用于光SerDes收发器的65 nm CMOS工艺下的集成ps级窄脉冲驱动器。该驱动器可产生脉宽精确可调的长周期窄脉冲,可获得窄至13 ps的脉冲输出,其工作电压范围宽达1.4~2.0 V,时钟频率范围可由数KHz宽至25 GHz。
 
 

关键词: ps, 65 nm CMOS, 驱动器, 光开关, 光SerDes

Abstract:

Depending on the breakthrough of singlechip optoelectrical integration and the advance of the optical pulse train generator technology, a new optical interconnect technology optical serializer/deserialier (SerDes) technology is proposed. Compared with traditional optical interconnect technology, optical SerDes technology is faster, lower power consumption and higher integration. The performance and integration requirement of driver circuit that drives the optical switch producing narrow optical pulse in a relative long cycle is more stringent. A 65nm CMOS integrated ps level narrow pulse driver used for optical SerDestransceiver is proposed. The driver drives optical switch producing optical pulse, which is as narrow as 13ps in SMIC 65nm CMOS library. The power voltage range is in 1.4~2.0 V, and the clock frequency is from several KHz up to 25 GHz.
 

Key words: ps, 65 nm CMOS, driver, optical switch, optical SerDes