• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2010, Vol. 32 ›› Issue (10): 26-29.doi: 10.3969/j.issn.1007130X.2010.

• 论文 • Previous Articles     Next Articles

A LowPowerOriented Mechanism for Shared Cache Partitioning on CMPs

XIONG Wei,YIN Jianping,SUO Guang,ZHAO Zhiheng   

  1. (School of Computer Science,National University of Defense Technology,Changsha 410073,China)
  • Received:2009-04-13 Revised:2009-07-10 Online:2010-09-29 Published:2010-09-29

Abstract:

As the development of CMPs,the size of a onchip cache increases and it consumes more and more power of the whole system. How to reduce the power of cache has become a focus of many designers of modern caches. This paper investigates a lowpoweroriented runtime mechanism for shared cache partitioning. A shared cache partitioning framework is proposed,and it uses the Miss Rate Monitors to collect the miss rate information of the current applications at runtime. Then the miss rates are inputted to a lowpoweroriented cache partitioning model to get the partitioning solution within the performance degradation threshold (PDT). Our evaluation,on top of a two core CMP processor with a shared L2 cache,with 21 multiprogram workloads,shows that when PDT is 1% and 3%,the rates of L2 cache shutdown will be up to nearly 20.8% and 36.9% respectively.

Key words: shared cache partitioning;chip multiprocessor;low power