• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2012, Vol. 34 ›› Issue (3): 103-107.

• 论文 • Previous Articles     Next Articles

Research and Implementation of  FPGA-Based High-Speed 2D-DCT

LIU Qing1,2,CHEN Jinqiang1,YU Peiling1   

  1. (1.Academy of OptoElectronics,Chinese Academy of Sciences,Beijing 100094;
    2.Graduate University,Chinese Academy of Sciences,Beijing 100049,China)
  • Received:2011-03-01 Revised:2011-05-23 Online:2012-03-26 Published:2012-03-25

Abstract:

This paper presents a highperformance 2D discrete cosine transform (DCT) processor based on distributed algorithms(DA),which uses the field programmable gate array (FPGA) to implement the JPEG encoder. This processor has none multiplier. An improved DA structure is designed and the pipelining style is applied to the data flow. The FPGA implementation and simulation results show that this design can achieve a higher operation speed than the traditional fast DCT algorithm.

Key words: distributed algorithm;discrete cosine transform;FPGA;pipeline architecture