• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2012, Vol. 34 ›› Issue (9): 58-63.

• 论文 • Previous Articles     Next Articles

A Delay Model of Adaptive Channel Double Buffers for OnChip Interconnects

QI Shubo,LI Jinwen,YUE Daheng,ZHAO Tianlei,ZHANG Minxuan   

  1. (National Laboratory for Parallel and Distributed Processing,Changsha 410073,China)
  • Received:2010-07-30 Revised:2010-11-20 Online:2012-09-25 Published:2012-09-25

Abstract:

With the technology scaling down,relative to the gate delay, the global wire delay increases and hence a flit transmission between routers requires several cycles on NetworkonChips(NoCs).Registers in pipelined channels cannot buffer flits when the congestion occurs in the creditbased flow control scheme.Therefore,an adaptive Channel Double Buffer (CDB),which can buffer flits,is proposed in the paper. With detailed design and analysis of the gatelevel circuit, the delay model of the CDB is derived based on the theory of the logical effect.It is validated by Synopsys Prime Time in a TSMC 65 nm technology and found the difference within one τ4.Experimental results show that the depth of the CDB is the same with the SPLS for a 1mm semiglobal interconnect wire in a 32nm technology.

Key words: networkonchip;channel double buffer;delay model