J4 ›› 2013, Vol. 35 ›› Issue (1): 36-40.
• 论文 • Previous Articles Next Articles
LUO Li,HE Hongjun,DOU Qiang,XU Weixia
Received:
Revised:
Online:
Published:
Abstract:
With the development of integrated circuit technology, chip performance is increasing, time to market is becoming shorter, chip verification is a key component of the chip design and is used in the entire design process, so the efficiency and quality of verification directly determines the success or failure of the chip. The design and implementation process of coveragedriven function verification is presented, it is more efficient to use PSL languages designed as assertion monitors to describe system behavior, the simulator tests these assertion monitors, and generate warnings or errors if an assertion fails, monitors will quickly identify when the protocols or sequences of signals are incorrect. This approach is used in a network interface chip design. It reduces the complexity, and improves the speed and quality of verification. Coverage dates are used to estimate the verification process, integrality and correctness of test bench, this method increases the design efficiency.
Key words: coveragedriven;function verification;PSL(property specification language);SystemVerilog
LUO Li,HE Hongjun,DOU Qiang,XU Weixia. Design and implementation of coveragedriven chip function verification[J]. J4, 2013, 35(1): 36-40.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://joces.nudt.edu.cn/EN/
http://joces.nudt.edu.cn/EN/Y2013/V35/I1/36