J4 ›› 2015, Vol. 37 ›› Issue (06): 1037-1042.
• 论文 • Next Articles
LI Wei,XIAO Jianqing
Received:
Revised:
Online:
Published:
Abstract:
While the application of cache significantly improves the performance of the embedded processors, the cache, especially the I-cache, also consumes a large proportion of power. Reducing unnecessary accesses to the tag SRAM and the data SRAM can lower the power consumption. In this paper we design a pipeline I-Cache access mechanism that can deny the unnecessary access to the data SRAM. We also present a slide window of the cache lines by recording the information of the current introduction cache line and by predicting the information of the next cache line to reduce the unnecessary access to the tag SRAM. In the SMIC 90nm, the proposed method can achieve a 50% power reduction of the I-Cache without any performance degradation.
Key words: I-cache;low power;pipeline;slide window;CPU
LI Wei,XIAO Jianqing. Low power instruction cache design based on pipeline and sliding window structure [J]. J4, 2015, 37(06): 1037-1042.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://joces.nudt.edu.cn/EN/
http://joces.nudt.edu.cn/EN/Y2015/V37/I06/1037