J4 ›› 2016, Vol. 38 ›› Issue (01): 28-32.
• 论文 • Previous Articles Next Articles
SONG Yiliang,YUAN Hengzhou,LIU Yao,LIANG Bin,GUO Yang
Received:
Revised:
Online:
Published:
Abstract:
To meet the needs of a wide frequency range of digital systems, we design a wide output range, low phase jitter eightphase lock loop in the 0.13μm process. We first optimize the loop bandwidth through mathematical modeling to reduce the loop noise at the system level. A feedforward transfer tube unit is introduced to increase the oscillation frequency and to reduce the oscillator's phase noise. Finally, we leverage the D flipflop, which has a pseudostatic structure, to reduce the power consumption of phase detectors and dividers, and maximize the noise immunity. Simulation results show that the phase noise is -95 dBc/Hz@1 MHz,FOM power is 4.5 PJ@2 GHz when the VCO output frequency is 1.2 GHz.
Key words: CPPLL;loop bandwidth;low phase noise;multiphase;wide output range
SONG Yiliang,YUAN Hengzhou,LIU Yao,LIANG Bin,GUO Yang. A low noise eight phase locked loop design [J]. J4, 2016, 38(01): 28-32.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://joces.nudt.edu.cn/EN/
http://joces.nudt.edu.cn/EN/Y2016/V38/I01/28