J4 ›› 2013, Vol. 35 ›› Issue (10): 154-158.
• 论文 • Previous Articles Next Articles
WANG Yu,TANG Yuxing,DOU Qiang
Received:
Revised:
Online:
Published:
Abstract:
Threedimensional Integration Circuit (3D IC) is a promising technology to mitigate the interconnect challenges in submicron integrated circuit chip design. 3D IC is a best choice for cache design dominated by lots of global interconnects. In addition to several 3D cache designs, we report a new architecture design methodology of cache using 3D IC, and propose a corresponding energy and delay model tool, 3D SCacti, to explore the cache design space. By searching the design space and minimizing the cost function, 3D SCacti can find the optimal result. By comparing its results with those obtained from a wellknown model, 3D Cacti, 3D SCacti can effectively enlarge the design space. Finally, the optimal results under different process generations are also analyzed.
Key words: 3D IC;Cache;simulator;architecture design
WANG Yu,TANG Yuxing,DOU Qiang. Design of threedimensional Cache simulator for subcacheline architecture [J]. J4, 2013, 35(10): 154-158.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://joces.nudt.edu.cn/EN/
http://joces.nudt.edu.cn/EN/Y2013/V35/I10/154