• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2015, Vol. 37 ›› Issue (12): 2222-2227.

• 论文 • Previous Articles     Next Articles

A 1 GHz multi-port low-power register file design  

LI Jiao1,2,WANG Lianghua1,BI Zhuo1,3,LIU Peng1   

  1. (1.Microelectronics R&D Center,Shanghai University,Shanghai 200072;
    2.Key Laboratory of Advanced Display and System Application,Shanghai University,Shanghai 200072;
    3.School of Mechatronic Engineering and Automation,Shanghai University,Shanghai 200072,China)
  • Received:2014-12-15 Revised:2015-03-31 Online:2015-12-25 Published:2015-12-25

Abstract:

Register files in superscalar processors usually adopt the multiport structure to support the wide issue, however, this structure brings in problems such as prolonging access speed, increasing in silicon areas and higher power consumption.We design a 64*64 bit multiport register file which can concurrently accomplish 8 read operations and 4 write operations in one single clock cycle.We improve the conventional singleended memory cell structure and purpose a new structure, which combines the powergating and the bitline floating techniques, and the transmission gate is used in all ports to accelerate the access speed.Simulations are conducted on Hspice with PTM 90 nm, 65 nm, 45 nm and 32 nm technology models compared with the conventional singleended structure, the proposed method  can significantly improve the performance of register files, the delay of write logic 1 decreases more than 32%, and the total power consumption decreases more than 45%; the stability of memory cells is also improved.

Key words: register file;single-ended;power-gating;bit-line floating