Computer Engineering & Science ›› 2025, Vol. 47 ›› Issue (4): 686-694.
• Graphics and Images • Previous Articles Next Articles
YAN Shaohui,JIANG Jiawei,CUI Yu
Received:
Revised:
Online:
Published:
Abstract: This paper aims to implement the application of a chaotic system in image encryption within field-programmable gate array (FPGA). Based on the improved Bao chaotic system, the chaotic system is discretized using the improved Eulers algorithm, and the hardware design is carried out using Verilog language. The accuracy of chaotic system at the software design level is verified through register transfer level (TRL) circuits and ModelSim timing simulation. Discretized chaotic sequences are utilized on the FPGA for image encryption and corresponding key decryption, and the feasibility of the encryption scheme is verified through a video graphics array (VGA) interface. This study successfully implements image encryption using chaotic system at the hardware level, laying the foundation for further application and implementation of chaotic encryption technology on FPGA.
Key words: chaotic system, FPGA implementation, Verilog design, image encryption
YAN Shaohui, JIANG Jiawei, CUI Yu. Image encryption and FPGA implementation based on 3D chaotic system[J]. Computer Engineering & Science, 2025, 47(4): 686-694.
0 / / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://joces.nudt.edu.cn/EN/
http://joces.nudt.edu.cn/EN/Y2025/V47/I4/686