• 中国计算机学会会刊
  • 中国科技核心期刊
  • 中文核心期刊

J4 ›› 2012, Vol. 34 ›› Issue (2): 62-66.

• 论文 • Previous Articles     Next Articles

1.25GHz CMOS PLL With the Duty Optimizing Technique

MA Zhuo,GUO Yang,XIE Lunguo   

  1. (School of Computer Science,National University of Defense Technology,Changsha 410073,China)
  • Received:2009-12-21 Revised:2010-03-25 Online:2012-02-25 Published:2012-02-25

Abstract:

In highspeed SerDes with the half rate structure, the duty of the clock is seriously important, which is the decisive factor for unit intervals. In this article, a 1.25GHz ring oscillator PLL is established on the 0.13μm CMOS process, in which a duty balance circuit is integrated. The result of testing shows the stable output clock is 1.25GHz, and the duty is within the range of 49.86~51.21%, and the mean duty is 51.21%.

Key words: halfrate;SerDes;PLL;duty balance;coupling phase adjustment